DocumentCode :
3490504
Title :
Large-scale broadband parasitic extraction for fast layout verification of 3D RF and mixed-signal on-chip structures
Author :
Ling, Feng ; Okhmatovski, Vladimir ; Harris, Warren ; McCracken, Stephen ; Dengi, Aykut
Author_Institution :
Neolinear, Inc., Tempe, AZ, USA
Volume :
3
fYear :
2004
fDate :
6-11 June 2004
Firstpage :
1399
Abstract :
In this paper, a methodology for efficient parasitic extraction and verification flow for large scale fragments of the RF and mixed-signal ASIC is presented. The usage of multi-plane precorrected-FFT (PFFT) computational engine enables the full-wave electromagnetic (EM) simulation of critical nets. The broadband capability of the EM solver is provided through the loop-tree/charge implementation of the PFFT algorithm allowing for numerically efficient and robust full-wave modeling from DC to microwaves. The EM verification flow is integrated seamlessly within the Cadence environment. Thus, the network parameters for the distributed 3D integrated passives obtained with electromagnetic accuracy can be back-annotated to the corresponding schematic for subsequent nonlinear circuit simulation of the entire device. The capability and the accuracy of the proposed methodology is demonstrated through EM simulation results for an individual on-chip spiral inductor as well as the Gilbert cell mixer.
Keywords :
circuit simulation; computational electromagnetics; inductors; integrated circuit modelling; mixed analogue-digital integrated circuits; mixers (circuits); radiofrequency integrated circuits; system-on-chip; 3D RF on-chip; 3D mixed-signal on-chip; Cadence environment; DC; EM simulation; EM verification flow; Gilbert cell mixer; PFFT algorithm; RF ASIC; broadband capability; charge implementation; circuit simulation schematic; critical nets; distributed 3D integrated passives; electromagnetic accuracy; fast EM solver; fast layout verification; full-wave ASIC modeling; full-wave electromagnetic simulation; large scale fragments; loop-tree implementation; microwaves; mixed-signal ASIC; multiplane PFFT; nonlinear circuit simulation; on-chip spiral inductor; parasitic extraction; precorrected-FFT computational engine; seamless integration; Application specific integrated circuits; Circuit simulation; Computational modeling; Electromagnetic devices; Engines; Large-scale systems; Microwave devices; Nonlinear circuits; Radio frequency; Robustness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Symposium Digest, 2004 IEEE MTT-S International
ISSN :
0149-645X
Print_ISBN :
0-7803-8331-1
Type :
conf
DOI :
10.1109/MWSYM.2004.1338831
Filename :
1338831
Link To Document :
بازگشت