DocumentCode :
3490778
Title :
A single-chip 8-band CMOS transceiver for W-CDMA(HSPA) / GSM(GPRS) / EDGE with digital interface
Author :
Yoshida, H. ; Toyoda, T. ; Yasuda, T. ; Ogasawara, Y. ; Ishii, M. ; Murasaki, T. ; Takemura, G. ; Iwanaga, M. ; Takida, T. ; Araki, Y. ; Hashimoto, T. ; Sami, K. ; Imayama, T. ; Shimizu, H. ; Kokatsu, H. ; Tsuda, Y. ; Tamura, I. ; Masuoka, H. ; Hosoya, M.
Author_Institution :
Semicond. Co., Toshiba Corp., Yokohama
fYear :
2008
fDate :
15-19 Sept. 2008
Firstpage :
142
Lastpage :
145
Abstract :
In this paper, a single-chip dual-mode 8-band 130 nm CMOS transceiver including A/D/A converters and digital filters with 312 MHz LVDS interface is presented. For a transmitter chain, linear direct quadrature modulation architecture is introduced for both W-CDMA/HSDPA (high speed uplink packet access) and for GSM/EDGE. Analog baseband LPFs and quadrature modulators are commonly used both for GSM and for EDGE. For a direct conversion receiver chain, ABB (analog base-band) blocks, i.e., LPFs and VGAs, delta-sigma A/D converters, and FIR filters are commonly used for W-CDMA/HSDPA (high speed downlink packet access) and GSM/EDGE to reduce chip area. Their characteristics can be reconfigured by register-based control sequence. The receiver chain also includes high-speed DC offset cancellers both in analog and in digital stage, and the self-contained AGC controller, whose parameters such as time constant are programmable to be free from DBB (digital base-band) control. The transceiver also includes wide-range VCOs and fractional PLLs, an LVDS driver and receiver for high-speed digital interface of 312 MHz. Measured results reveal that the transceiver satisfies 3GPP specifications for W-CDMA/HSPA (high speed packet access) and GSM/EDGE.
Keywords :
3G mobile communication; CMOS integrated circuits; broadband networks; code division multiple access; transceivers; 3GPP specifications; A/D/A converters; FIR filters; GSM-EDGE; LVDS driver; WCDMA-HSDPA; analog baseband LPF; delta-sigma A/D converters; digital filters; digital interface; direct conversion receiver chain; fractional PLL; frequency 312 MHz; high speed uplink packet access; high-speed DC offset cancellers; linear direct quadrature modulation architecture; register-based control sequence; single-chip 8-band CMOS transceiver; size 130 nm; wide-range VCO; Baseband; Digital control; Digital filters; Downlink; Finite impulse response filter; GSM; Multiaccess communication; Transceivers; Transmitters; Velocity measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. ESSCIRC 2008. 34th European
Conference_Location :
Edinburgh
ISSN :
1930-8833
Print_ISBN :
978-1-4244-2361-3
Electronic_ISBN :
1930-8833
Type :
conf
DOI :
10.1109/ESSCIRC.2008.4681812
Filename :
4681812
Link To Document :
بازگشت