DocumentCode :
3490960
Title :
Semiconductor IP core for ultra low power MPEG-4 video decode in system-on-silicon
Author :
Dunlop, J. ; Simpson, A. ; Masud, S. ; Wylie, M. ; Cochrane, J. ; Kinkead, R.
Author_Institution :
Amphion Semicond. Ltd., Belfast, UK
Volume :
2
fYear :
2003
fDate :
6-10 April 2003
Abstract :
An ultra low power, hardware accelerated architecture based semiconductor intellectual property core for MPEG-4 has been developed. This encompasses the simple profile of the video decoding algorithm. The core can provide motion picture quality video at up to CIF resolution. The implementation is based on the application of hardware acceleration of compute-intensive operations with an embedded RISC processor acting purely as a host controller. The architecture comprises custom hardware designs for lookup table decoders, bitstream parsing, discrete cosine transforms, motion compensation and colour space conversion. The hardware-software co-design approach results in high efficiency in both area and performance. The design has been validated on an FPGA-based development board with an LCD panel for visual demonstration of real-time decoded streaming video sequences. This MPEG-4 video decoder core has been ported to 130 nm ASIC technology using system-level integration techniques where the power dissipation is around 10 mWatts. The design is ideally suited to high-volume system-on-chip solutions for a wide range of wireless multimedia communication applications.
Keywords :
application specific integrated circuits; code standards; data compression; decoding; digital signal processing chips; discrete cosine transforms; field programmable gate arrays; hardware-software codesign; image resolution; image sequences; industrial property; monolithic integrated circuits; motion compensation; reduced instruction set computing; system-on-chip; telecommunication standards; transform coding; video coding; 10 mW; 130 nm; ASIC technology; CIF resolution; FPGA-based development board; LCD panel; MPEG-4 standard; MPEG-4 video decoder; area efficiency; bitstream parsing; colour space conversion; compute-intensive operations; custom hardware design; discrete cosine transforms; embedded RISC processor; hardware accelerated architecture; hardware-software co-design; high-volume system-on-chip; host controller; lookup table decoders; motion compensation; motion picture quality video; performance efficiency; power dissipation; semiconductor IP core; semiconductor intellectual property core; system-level integration; system-on-silicon; ultra low power video decoder; video decoding algorithm; visual real-time decoded streaming video sequences; wireless multimedia communication applications; Acceleration; Computer architecture; Decoding; Embedded computing; Hardware; Intellectual property; MPEG 4 Standard; Motion pictures; Space technology; Streaming media;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 2003. Proceedings. (ICASSP '03). 2003 IEEE International Conference on
ISSN :
1520-6149
Print_ISBN :
0-7803-7663-3
Type :
conf
DOI :
10.1109/ICASSP.2003.1202458
Filename :
1202458
Link To Document :
بازگشت