Title :
A 12-bit 3.125-MHz bandwidth 0-3 MASH delta-sigma modulator
Author :
Gharbiya, Ahmed ; Johns, David A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Toronto, Toronto, ON
Abstract :
A 12-bit 0-3 MASH delta-sigma modulator with a 3.125 MHz bandwidth is implemented in 0.18 mum CMOS technology. The modulator has an oversampling ratio of 8 (clock frequency of 50 MHz) and achieves a peak SNDR of 73.9 dB (77.2 dB peak SNR) and consumes 24 mW from a 1.8 V supply. For comparison purposes, the modulator can be re-configured as a single-loop topology where a peak SNDR of 64.5 dB (66.3 dB peak SNR) is obtained with 22 mW power consumption. The energy required per conversion step for the 0-3 MASH architecture (0.95 pJ/step) is less than half of that required by the feedback topology (2.57 pJ/step).
Keywords :
CMOS integrated circuits; analogue-digital conversion; delta-sigma modulation; network topology; CMOS technology; MASH delta-sigma modulator; analog-to-digital converter; frequency 3.125 MHz; moderate-bandwidth ADC; multistage topology; oversampling ratio; power 24 mW; single-loop topology; size 0.18 mum; Bandwidth; CMOS technology; Delta modulation; Feedback; Multi-stage noise shaping; Noise generators; Quantization; Stability; Topology; Transfer functions;
Conference_Titel :
Solid-State Circuits Conference, 2008. ESSCIRC 2008. 34th European
Conference_Location :
Edinburgh
Print_ISBN :
978-1-4244-2361-3
Electronic_ISBN :
1930-8833
DOI :
10.1109/ESSCIRC.2008.4681828