DocumentCode :
3491072
Title :
A robust single supply voltage SRAM read assist technique using selective precharge
Author :
Abu-Rahma, Mohamed H. ; Anis, Mohab ; Yoon, Sei Seung
Author_Institution :
Qualcomm Inc., San Diego, CA
fYear :
2008
fDate :
15-19 Sept. 2008
Firstpage :
234
Lastpage :
237
Abstract :
In this paper, we present a new read assist technique for SRAM to improve bitcell read stability. The new technique utilizes selective precharge where different parts of the bitlines are precharged to VDD or GND. Using charge sharing, the required value of bitline voltage can be precisely set to increase bitcellspsila SNM, while using only one supply voltage. A 512 kb memory was designed to demonstrate this technique in an industrial 45 nm technology. Results show large improvement in SNM and high robustness against process variations. In addition, the proposed technique reduces the memory access time compared to the conventional approach. Moreover, the proposed technique demonstrates higher operating margin which makes it an attractive option to deal with SRAM read stability in nanometer technologies.
Keywords :
SRAM chips; circuit stability; integrated circuit design; nanoelectronics; bitcell read stability; bitline voltage; memory access time reduction; nanometer technology; selective precharge; single supply voltage SRAM read assist technique; storage capacity 512 Kbit; CMOS technology; Capacitance; Costs; Driver circuits; Low voltage; MOS devices; Random access memory; Robust stability; Robustness; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. ESSCIRC 2008. 34th European
Conference_Location :
Edinburgh
ISSN :
1930-8833
Print_ISBN :
978-1-4244-2361-3
Electronic_ISBN :
1930-8833
Type :
conf
DOI :
10.1109/ESSCIRC.2008.4681835
Filename :
4681835
Link To Document :
بازگشت