DocumentCode :
3491153
Title :
On-chip leakage monitor circuit to scan optimal reverse bias voltage for adaptive body-bias circuit under gate induced drain leakage effect
Author :
Fujii, M. ; Suzuki, H. ; Notani, H. ; Makino, H. ; Shinohara, H.
Author_Institution :
Renesas Technol. Corp., Itami
fYear :
2008
fDate :
15-19 Sept. 2008
Firstpage :
258
Lastpage :
261
Abstract :
This paper proposes on-chip leakage monitor circuit to scan optimal reversed body-biasing voltage (VBB) at which leakage current becomes minimal under gate induced drain leakage (GIDL) effect. The proposed circuit determines optimal VBB from the differential measurement of two replica circuit without absolute leakage current measurement. We fabricated this leakage monitor circuit in a 45 nm-CMOS process. Measurement results shows 0.1 V resolution of VBB optimization.
Keywords :
CMOS integrated circuits; integrated circuit design; integrated circuit testing; leakage currents; low-power electronics; adaptive body-bias circuit; gate induced drain leakage effect; on-chip leakage monitor circuit; optimal reverse bias voltage; size 45 nm; voltage 0.1 V; CMOS technology; Circuits; Current measurement; Leakage current; MOS devices; Monitoring; Optimal control; Paper technology; Temperature; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. ESSCIRC 2008. 34th European
Conference_Location :
Edinburgh
ISSN :
1930-8833
Print_ISBN :
978-1-4244-2361-3
Electronic_ISBN :
1930-8833
Type :
conf
DOI :
10.1109/ESSCIRC.2008.4681841
Filename :
4681841
Link To Document :
بازگشت