Title :
Damping controller design for FACTS device. II. Controller structure and parameter optimisation
Author :
Chung, C.Y. ; Tse, C.T. ; Cheung, C.K. ; Yu, C.W. ; Wang, K.W.
Author_Institution :
Dept. of Electr. Eng., Alberta Univ., Edmonton, Alta., Canada
fDate :
30 Oct.-1 Nov. 2000
Abstract :
A new approach to solve the instability problem, due to the interaction between the damping controller and FACTS thyristor circuit, is introduced. FACTS instability mode is detected in the design process so the structure and setting of the damping controller is achieved through a combined sensitivity coefficient (CSC) which automatically takes into account the damping of both the interarea and FACTS modes. Traditionally, a lead/lag circuit is regarded as providing phase compensation for a controller so a few lead/lag stages would be needed to achieve sufficient phase shifts at the frequency of concern. In this paper, however, a different viewpoint is offered. From time constant synthesis, three different objectives of a proper designed lead/lag circuit are highlighted, but the dominant one is associated with gain compensation, not with phase compensation. Moreover, the required number of stages, the choice of lead or lag compensation, and the selection of the time setting ranges are all clearly indicated from the synthesis.
Keywords :
control system synthesis; damping; flexible AC transmission systems; power system control; power system stability; sensitivity analysis; static VAr compensators; thyristor circuits; FACTS device; FACTS thyristor circuit; combined sensitivity coefficient; controller structur; damping controller design; gain compensation; interarea mode; lead/lag circuit; parameter optimisation; phase compensation; phase shifts; static VAr compensator; time constant synthesis; time setting ranges;
Conference_Titel :
Advances in Power System Control, Operation and Management, 2000. APSCOM-00. 2000 International Conference on
Print_ISBN :
0-85296-791-8
DOI :
10.1049/cp:20000436