Title :
Logical effort using Particle Swarm Optimization algorithm — An examination on the 8-stage full adder circuit
Author :
Johari, Aiman ; Hassan, Hesham Ahmed ; Halim, Abdul Karimi ; Zabidi, Azlee ; Yassin, Ihsan
Author_Institution :
Univ. Teknol. MARA, Shah Alam, Malaysia
Abstract :
The delay reduction of logic architecture leads to the reduction in costs associated with the development time, fabrication (chip area), and power requirements, as well as increased performance. The logical effort technique provides an easy way to compare and select circuit topologies, choose the best number of stages for path and estimate path delay. The Particle Swarm Optimization method is proposed to solve the Logical Effort (LE) problem for electronic circuits. Various optimization parameters, such as swarm size and iterations were tested under different initialization conditions to verify its performance. Results have indicated that the PSO algorithm was an effective method to apply to the LE problem, with high convergence rates.
Keywords :
adders; circuit optimisation; network topology; particle swarm optimisation; 8-stage full adder circuit; PSO algorithm; chip fabrication; circuit topology; cost reduction; delay reduction; electronic circuit; logic architecture; logical effort; optimization parameter; particle swarm optimization; path delay estimation; power requirement; Adders; Circuit testing; Circuit topology; Costs; Delay effects; Delay estimation; Electronic circuits; Fabrication; Logic; Particle swarm optimization;
Conference_Titel :
Signal Processing and Its Applications (CSPA), 2010 6th International Colloquium on
Conference_Location :
Mallaca City
Print_ISBN :
978-1-4244-7121-8
DOI :
10.1109/CSPA.2010.5545228