DocumentCode :
3491860
Title :
An Ultra Low Power SoC for 2.4GHz IEEE802.15.4 wireless communications
Author :
Bernier, C. ; Hameau, F. ; Billiot, G. ; De Foucauld, E. ; Robinet, S. ; Lattard, D. ; Durupt, J. ; Dehmas, F. ; Ouvry, L. ; Vincent, P.
Author_Institution :
CEA-LETI, MINATEC, Grenoble
fYear :
2008
fDate :
15-19 Sept. 2008
Firstpage :
426
Lastpage :
429
Abstract :
An ultra-low power (ULP) SoC including an IEEE802.15.4 2.4 GHz transceiver designed in 130 nm CMOS technology is presented. Power consumption was minimized by using a concurrent system and design optimization to avoid the over-specification of blocks. A novel minimum complexity partial correlation algorithm is used in the digital baseband receiver and drains an average of 4802 A (packet PSDU=20 bytes). At 1.2 V, the transceiver drains 5.4 mW and 8.1 mW in RX and TX active modes, respectively, and achieves 1% PER for a -81 dBm input power. For a 250 kbit/s data rate, the transceiver attains an energy efficiency of 21.5 nJ/bit RX and 32.5 nJ/bit TX.
Keywords :
CMOS integrated circuits; UHF integrated circuits; system-on-chip; transceivers; wireless channels; CMOS technology; IEEE802.15.4; ZigBee; complexity partial correlation; digital baseband receiver; frequency 2.4 GHz; power consumption; size 130 nm; transceiver; ultra low power SoC; wireless communications; Baseband; CMOS technology; Clocks; Energy consumption; Energy efficiency; Radio frequency; Random access memory; Transceivers; Wireless communication; Wireless sensor networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. ESSCIRC 2008. 34th European
Conference_Location :
Edinburgh
ISSN :
1930-8833
Print_ISBN :
978-1-4244-2361-3
Electronic_ISBN :
1930-8833
Type :
conf
DOI :
10.1109/ESSCIRC.2008.4681883
Filename :
4681883
Link To Document :
بازگشت