Title :
2.6 Gb/s over a four-drop bus using an adaptive 12-tap DFE
Author :
Fredriksson, Henrik ; Svensson, Christer
Author_Institution :
Dept. of EE, Linkoping Univ., Linkoping
Abstract :
For PC DRAM buses, the number of slots per channel has decreased as data rates have increased. This limits the maximum memory capacity per channel. Signal equalization can be used to increase bit-rates for channels with a large number of slots and offer a cost effective method to solve the memory capacity problem. This paper presents a blind adaptive decision feedback equalizer (DFE) that enables high data-rates with a large number of slots per channel. Measurements at 2.6 Gb/s over a four-drop bus are presented.
Keywords :
DRAM chips; blind equalisers; decision feedback equalisers; logic design; system buses; PC DRAM buses; adaptive 12-tap DFE; adaptive equalizer; bit rate 2.6 Gbit/s; blind equalizer; decision feedback equalizer; four-drop bus; memory capacity problem; Channel capacity; Circuit testing; Decision feedback equalizers; Diodes; Filters; Impedance; Intersymbol interference; Logic testing; Random access memory; Resistors;
Conference_Titel :
Solid-State Circuits Conference, 2008. ESSCIRC 2008. 34th European
Conference_Location :
Edinburgh
Print_ISBN :
978-1-4244-2361-3
Electronic_ISBN :
1930-8833
DOI :
10.1109/ESSCIRC.2008.4681894