Title :
Jitter Characteristic in Resonant Clock Distribution
Author :
Mesgarzadeh, Behzad ; Hansson, Martin ; Alvandpour, Atila
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ.
Abstract :
This paper presents a detailed clock jitter characteristic analysis of a fully integrated 1.5-GHz resonant clocking fabricated in 130-nm CMOS, with 57% total clock power saving, compared to the conventional clocking implemented in the same test-chip. The jitter measurement result is in good agreement with the jitter analysis. Furthermore, a jitter-suppression technique based on injection locking phenomenon has been utilized to reduce the clock jitter and to solve the jitter peaking problem. Measurements show about 50% peak-to-peak clock jitter reduction from 28.4 ps to 14.5 ps after the activation of the injection locking
Keywords :
CMOS digital integrated circuits; clocks; electric noise measurement; integrated circuit noise; jitter; 1.5 GHz; 130 nm; 14.5 ps; 28.4 ps; clock jitter characteristic analysis; injection locking; jitter measurement; jitter-suppression technique; resonant clock distribution; Clocks; Energy consumption; Flip-flops; Frequency; Inductors; Injection-locked oscillators; Jitter; Latches; Parasitic capacitance; Resonance;
Conference_Titel :
Solid-State Circuits Conference, 2006. ESSCIRC 2006. Proceedings of the 32nd European
Conference_Location :
Montreux
Print_ISBN :
1-4244-0303-0
DOI :
10.1109/ESSCIR.2006.307481