Title :
High voltage power MOSFET with reduced JFET area design
Author :
Chien, Feng-Tso ; Li, Tien-Chun ; Lai, Ping-hung ; Liao, Chien-Nan ; Tsai, Yao-Tsung
Author_Institution :
Dept. of Electron. Eng., Feng Chia Univ., Seatwen, Taiwan
Abstract :
A high voltage power vertical double-diffused MOSFET with reduced JFET area by using an overall implantation was discussed. The reduced JFET area realizes a low gate charge and a high switching speed, due to the reduction of the gate-drain overlapped area. The measured gate-drain charge and gate charge can be improved by 61.1% and 71.8 %, respectively. The F.O.M of the proposed device and the conventional one is 64.4 nΩ×C and 190.9 nΩ×C, respectively. We also discussed the reliability issue and compared the avalanche capability to the proposed structure and the conventional device. The ruggedness of the proposed devices can be improved by a higher cell density design with a planar oxide self align p+ implantation process.
Keywords :
JFETs; Logic gates; Power MOSFET; Reliability; Switches; figure of merit (F.O.M.); gate charge; power VDMOSFET; unclamped inductive load switching (UIS);
Conference_Titel :
Power Electronics for Distributed Generation Systems (PEDG), 2010 2nd IEEE International Symposium on
Conference_Location :
Hefei, China
Print_ISBN :
978-1-4244-5669-7
DOI :
10.1109/PEDG.2010.5545763