DocumentCode :
3495040
Title :
Performance improvement of fast packet switching by LDOLL queueing
Author :
Awater, G.A. ; Schoute, F.C.
Author_Institution :
Delft Univ. of Technol., Netherlands
fYear :
1992
fDate :
4-8 May 1992
Firstpage :
562
Abstract :
Low delay or low loss (LDOLL) queuing policies for asynchronous transfer model (ATM) fast packet switching allow either retrieval priority or storage priority to be given to the ATM cells of traffic streams with different performance requirements. The improvements in performance that can be achieved by using one bit in the ATM cell header to make the binary LDOLL distinction are analyzed. In the analysis, simulation of the level, where the cell transmission rate of a source may vary between zero and the peak rate and computation at the level, where queuing of individual cells is considered, are combined. It is shown that LDOLL queuing, compared with FIFO queuing in ATM switches, can reduce cell loss probability by many orders of magnitude for low loss traffic. Low delay traffic incurs a slightly higher cell loss which is compensated with a reduced cell delay mean and variance
Keywords :
asynchronous transfer mode; packet switching; queueing theory; ATM fast packet switching; LDOLL queueing; asynchronous transfer model; cell loss probability; fast packet switching; low delay or low loss queueing policies; performance; retrieval priority; storage priority; Analytical models; Asynchronous transfer mode; Computational modeling; Delay; Packet switching; Performance analysis; Performance loss; Queueing analysis; Switches; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
INFOCOM '92. Eleventh Annual Joint Conference of the IEEE Computer and Communications Societies, IEEE
Conference_Location :
Florence
Print_ISBN :
0-7803-0602-3
Type :
conf
DOI :
10.1109/INFCOM.1992.263449
Filename :
263449
Link To Document :
بازگشت