Title :
A novel high-speed low-power binary signed-digit adder
Author :
Timarchi, Somayeh ; Ghayour, Parham ; Shahbahrami, Asadollah
Author_Institution :
Dept. of Electr. & Comput. Eng., Shahid Beheshti Univ., Tehran, Iran
Abstract :
Addition is one of the most important arithmetic operations in digital computation. Optimization of adders´ speed, power, and area is a challenging task. To this end, redundant number system has been proposed in the literatures. In this paper, we propose a new redundant binary signed-digit adder that not only utilizes specific encoding for the input operands, but also uses a new efficient adder structure. Using this technique we can generate low power signed digit adders that perform fast additions. The comparisons show delay, power and area reduction both on FPGA and Synopsys Design Vision tool.
Keywords :
adders; field programmable gate arrays; redundant number systems; FPGA; Synopsys Design Vision tool; adder area; adder power; adder speed; adder structure; addition operation; digital computation; field programmable gate array; input operand; low power signed digit adder; redundant binary signed-digit adder; redundant number system; Adders; Compressors; Computer architecture; Delay; Encoding; Field programmable gate arrays; Standards; FPGA; Redundant addition; VLSI; binary signed digit number system; high-speed low-power arithmetic;
Conference_Titel :
Computer Architecture and Digital Systems (CADS), 2012 16th CSI International Symposium on
Conference_Location :
Shiraz, Fars
Print_ISBN :
978-1-4673-1481-7
DOI :
10.1109/CADS.2012.6316422