DocumentCode :
3496034
Title :
Efficient timing analysis algorithms for timed state space exploration
Author :
Belluomini, Wendy ; Myers, Chris J.
Author_Institution :
Dept. of Comput. Sci., Utah Univ., Salt Lake City, UT, USA
fYear :
1997
fDate :
7-10 Apr 1997
Firstpage :
88
Lastpage :
100
Abstract :
This paper presents new timing analysis algorithms for efficient state space exploration during timed circuit synthesis. Timed circuits are a class of asynchronous circuits that incorporate explicit timing information in the specification which is used throughout the synthesis procedure to optimize the design. Much of the computational complexity in the synthesis of timed circuits currently is in finding the reachable timed state space. We introduce new algorithms which utilize geometric regions to represent the timed state space and partial orders to minimize the number of regions necessary. These algorithms operate on specifications sufficiently general to describe practical circuits
Keywords :
asynchronous circuits; computational complexity; logic design; timing; asynchronous circuits; computational complexity; geometric regions; partial orders; timed circuit synthesis; timed state space exploration; timing analysis algorithms; Algorithm design and analysis; Asynchronous circuits; Circuit synthesis; Cities and towns; Computer science; Design optimization; Process design; Space exploration; State-space methods; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Research in Asynchronous Circuits and Systems, 1997. Proceedings., Third International Symposium on
Conference_Location :
Eindhoven
Print_ISBN :
0-8186-7922-0
Type :
conf
DOI :
10.1109/ASYNC.1997.587166
Filename :
587166
Link To Document :
بازگشت