DocumentCode :
3496044
Title :
Timing analysis for extended burst-mode circuits
Author :
Chakraborty, Supratik ; Dill, David L. ; Yun, Kenneth Y. ; Chang, Kun-Yung
Author_Institution :
Comput. Syst. Lab., Stanford Univ., CA, USA
fYear :
1997
fDate :
7-10 Apr 1997
Firstpage :
101
Lastpage :
111
Abstract :
We describe an efficient timing analysis technique for extended burst-mode circuits implemented according to the 3D design style. Gate-level 3D circuits with uncertain component delays are analyzed, and safe bounds on timing constraints for correct circuit operation are computed. We employ two passes of multi-valued logic simulation to precisely identify gates where timing constraint violations manifest themselves. Signal propagation delay bounds from the primary inputs to these gates are then used to compute global timing constraints for correct circuit operation. Timing constraints identified by our tool represent conservative approximations to the true timing requirements in the worst-case. In practice, our results are accurate on almost all of the 3D benchmarks we have experimented with
Keywords :
delays; logic CAD; multivalued logic; timing; 3D design style; extended burst-mode circuits; gate-level 3D circuits; global timing constraints; multi-valued logic simulation; signal propagation delay bounds; timing analysis; uncertain component delays; Circuit analysis; Circuit analysis computing; Circuit simulation; Computational modeling; Hazards; Multivalued logic; Propagation delay; Signal synthesis; Timing; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Research in Asynchronous Circuits and Systems, 1997. Proceedings., Third International Symposium on
Conference_Location :
Eindhoven
Print_ISBN :
0-8186-7922-0
Type :
conf
DOI :
10.1109/ASYNC.1997.587167
Filename :
587167
Link To Document :
بازگشت