DocumentCode :
3496817
Title :
Design and analysis of ultra low power processors using sub/near-threshold 3D stacked ICs
Author :
Samal, Sandeep Kumar ; Yarui Peng ; Yang Zhang ; Sung Kyu Lim
Author_Institution :
Sch. of ECE, Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2013
fDate :
4-6 Sept. 2013
Firstpage :
21
Lastpage :
26
Abstract :
In this paper, we study a 3D IC micro-controller implemented with sub-threshold supply for ultra-low power applications. Our study is based on GDSII layouts of a sub-threshold 8052 micro-controller that consumes 3.6μW power running at 20 KHz clock frequency and 0.4V logic supply. Our study confirms that sub-threshold circuits indeed offer a few orders of magnitude power vs performance tradeoff. In addition, our 3D sub-threshold design reduces the footprint area by 78% and wirelength by 33% compared with the 2D counterpart. Our studies also show that thermal and IR drop issues are negligible in this sub-threshold 3D implementation due to its extreme low power operation. Lastly, we demonstrate the low power and high memory bandwidth advantages of many-core 3D sub-threshold circuits.
Keywords :
integrated circuit design; low-power electronics; microcontrollers; three-dimensional integrated circuits; 3D IC microcontroller; 3D stacked integrated circuits; 3D sub-threshold circuits; 3D sub-threshold design; GDSII layouts; IR drop; frequency 20 kHz; power 3.6 muW; sub-threshold supply; ultra low power processors; voltage 0.4 V; Delays; Power demand; Random access memory; Standards; Switches; Three-dimensional displays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4799-1234-6
Type :
conf
DOI :
10.1109/ISLPED.2013.6629261
Filename :
6629261
Link To Document :
بازگشت