DocumentCode :
3498382
Title :
Quantifying acceleration: Power/performance trade-offs of application kernels in hardware
Author :
Reagen, Brandon ; Shao, Yakun Sophia ; Gu-Yeon Wei ; Brooks, David
Author_Institution :
Harvard Univ., Cambridge, MA, USA
fYear :
2013
fDate :
4-6 Sept. 2013
Firstpage :
395
Lastpage :
400
Abstract :
As the traditional performance gains of technology scaling diminish, one of the most promising directions is building special purpose fixed function hardware blocks, commonly referred to as accelerators. Accelerators have become prevalent in industrial SoC designs for their low power, high performance potential. In this work we explore thousands of implementations of classical software workloads in hardware. This thorough, detailed design space search of hardware accelerators gives architects a quantitative way to reason about the differences in implementations. The exploration presented in this work shows that the space is full of poor design choices. By thoroughly analyzing each benchmark, we show which provide the most performance when implemented in hardware given a fixed power budget and explain which design techniques work best for each workload.
Keywords :
integrated circuit design; low-power electronics; system-on-chip; application kernels; design space exploration; hardware accelerators; industrial SoC designs; power budget; power-performance trade-off; special purpose fixed function hardware blocks; system-on-chip; technology scaling; Acceleration; Arrays; Benchmark testing; Hardware; Performance gain; Pipeline processing; Space exploration; Accelerator; Design Space Exploration; Power Performance Trade-offs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4799-1234-6
Type :
conf
DOI :
10.1109/ISLPED.2013.6629329
Filename :
6629329
Link To Document :
بازگشت