DocumentCode :
3498573
Title :
Low-power field-programmable VLSI processor using dynamic circuits
Author :
Chong, Weisheng ; Hariyama, Masanori ; Kameyama, Michitaka
Author_Institution :
Graduate Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
fYear :
2004
fDate :
19-20 Feb. 2004
Firstpage :
243
Lastpage :
248
Abstract :
This paper proposes a low-power field-programmable VLSI processor (FPVLSI) to overcome the problem of large power consumption in field-programmable gate arrays (FPGAs). Bit-serial pipeline architecture is used in the FPVLSI to reduce the complexity of interconnection blocks. Moreover, a dual-supply voltage scheme is effectively used to scale down the supply voltage along non-critical paths to obtain low power consumption without degrading the over-all speed performance. Its main drawback is the additional hardware cost of level converters to connect a low-supply-voltage module with a high-supply-voltage one. To solve this problem, a level-converter-less look-up table based on dynamic circuits is presented. The dynamic circuits are also useful to reduce glitch power that is one of the significant portions of the total power in FPGAs. The FPVLSI is designed based on a 0.18-μm CMOS design rule. The power consumption of the FPVLSI is reduced to 40% compared to that of the FPGA.
Keywords :
CMOS integrated circuits; VLSI; computational complexity; field programmable gate arrays; low-power electronics; pipeline processing; power consumption; table lookup; 0.18 microns; CMOS design rule; FPGA; FPVLSI; additional hardware cost; bit-serial pipeline architecture; dual-supply voltage scheme; dynamic circuits; field-programmable VLSI processor; field-programmable gate arrays; glitch power reduction; interconnection complexity; level converters; level-converterless look-up table; low-power VLSI processor; noncritical paths; power consumption; speed performance; Costs; Degradation; Dynamic voltage scaling; Energy consumption; Field programmable gate arrays; Hardware; Integrated circuit interconnections; Pipelines; Table lookup; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2004. Proceedings. IEEE Computer society Annual Symposium on
Print_ISBN :
0-7695-2097-9
Type :
conf
DOI :
10.1109/ISVLSI.2004.1339543
Filename :
1339543
Link To Document :
بازگشت