DocumentCode :
3498684
Title :
Clique partitioning based integrated architecture synthesis for VLSI chips
Author :
Jou, Jer-Min ; Kuang, Shiann-Rong ; Chen, Ren-Der
Author_Institution :
Dept. of Electr. Eng., National Cheng Kung Univ., Tainan, Taiwan
fYear :
1993
fDate :
1993
Firstpage :
58
Lastpage :
62
Abstract :
Tasks such as module selection, scheduling and allocation involved in the architecture synthesis problem of VLSI chips are tightly interdependent. Simultaneous optimization of these tasks is necessary for the global solution of a design. The authors present a new graph model for the integrated architecture synthesis problem of VLSI chips and then formulate the problem as a partial clique partition problem and solve it globally using a heuristic. The approach has been tested using examples from the literature and experimental results show that it is better then or as good as other published approaches.
Keywords :
VLSI; logic CAD; modules; parallel architectures; scheduling; VLSI chips; allocation; global solution; graph model; integrated architecture synthesis; module selection; partial clique partition problem; scheduling; Costs; Delay estimation; Design optimization; Digital systems; Hardware; Integrated circuit interconnections; Libraries; Resource management; Testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems, and Applications, 1993. Proceedings of Technical Papers. 1993 International Symposium on
Conference_Location :
Taipei, Taiwan
ISSN :
1524-766X
Print_ISBN :
0-7803-0978-2
Type :
conf
DOI :
10.1109/VTSA.1993.263627
Filename :
263627
Link To Document :
بازگشت