DocumentCode :
3499079
Title :
FPGA placement and routing using particle swarm optimization
Author :
Gudise, Venu G. ; Venayagamoorthy, Ganesh K.
Author_Institution :
Dept. of Electr. & Comput. Eng., Missouri Univ., Rolla, MO, USA
fYear :
2004
fDate :
19-20 Feb. 2004
Firstpage :
307
Lastpage :
308
Abstract :
Field programmable gate arrays (FPGAs) are becoming increasingly important implementation platforms for digital circuits. One of the necessary requirements to effectively utilize the FPGA´s fixed resources is an efficient placement and routing mechanism. This paper presents particle swarm optimization (PSO) for FPGA placement and routing. Preliminary results for the implementation of an arithmetic logic unit on a Xilinx FPGA show that PSO is a potential technique for solving the placement and routing problem.
Keywords :
digital circuits; field programmable gate arrays; network routing; optimisation; FPGA; PSO; Xilinx; arithmetic logic unit; digital circuits; field programmable gate arrays; fixed resources; particle swarm optimization; placement mechanism; routing mechanism; Acceleration; Arithmetic; Delay estimation; Field programmable gate arrays; Logic; Particle swarm optimization; Routing; Temperature; Venus; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2004. Proceedings. IEEE Computer society Annual Symposium on
Print_ISBN :
0-7695-2097-9
Type :
conf
DOI :
10.1109/ISVLSI.2004.1339567
Filename :
1339567
Link To Document :
بازگشت