DocumentCode :
3499381
Title :
A hybrid analog/digital chaotic associative memory
Author :
Bar, Joshua ; Miller, Damon A.
Author_Institution :
Donnelly Electron., Holland, MI, USA
Volume :
3
fYear :
2000
fDate :
2000
Firstpage :
1018
Abstract :
A chaotic associative memory can be constructed by coupling a network of Chua´s circuits via piecewise linear conductances as described in Jankowski, Londei, Mazur, and Lozowski [1995]. Synchronization and anti-synchronization of network voltages are used to store binary memory patterns. The chaotic network dynamics enable the memory to wander among patterns which have non-zero correlations with the input pattern. This paper describes an electronic proof-of-concept implementation of a small chaotic associative memory which utilizes a digital signal processor to implement the network coupling elements. Although further analysis is required, initial experimental results suggest that the memory is functional
Keywords :
Chua´s circuit; chaos; content-addressable storage; piecewise linear techniques; synchronisation; Chua´s circuits; anti-synchronization; binary memory patterns; digital signal processor; electronic proof-of-concept implementation; hybrid analog/digital chaotic associative memory; network coupling elements; network voltages; nonzero correlations; piecewise linear conductances; synchronization; Associative memory; CADCAM; Chaos; Chaotic communication; Computer aided manufacturing; Coupling circuits; Hebbian theory; Memory architecture; Oscillators; Piecewise linear techniques;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings of the 43rd IEEE Midwest Symposium on
Conference_Location :
Lansing, MI
Print_ISBN :
0-7803-6475-9
Type :
conf
DOI :
10.1109/MWSCAS.2000.951389
Filename :
951389
Link To Document :
بازگشت