DocumentCode :
3499424
Title :
Crosstalk-aware statistical interconnect delay calculation
Author :
Tang, Qin ; Zjajo, Amir ; Berkelaar, Michel ; Van der Meijs, Nick
Author_Institution :
Circuits & Syst., Delft Univ. of Technol., Delft, Netherlands
fYear :
2012
fDate :
Jan. 30 2012-Feb. 2 2012
Firstpage :
371
Lastpage :
376
Abstract :
As the device geometries are shrinking, the impact of crosstalk effects increases, which results in a stronger dependence of interconnect delay on the input arrival time difference between victim and aggressor inputs (input skew). The increasing process variations lead to statistical input skew which induces significant interconnect delay variations. Therefore, it is necessary to take input skew variation into account for interconnect delay calculation in the presence of process variations. Existing timing analysis tools evaluate gate and interconnect delays separately. In this paper, we focus on statistical interconnect delay calculation considering crosstalk effects. A piecewise linear delay-change-curve model enables closed-form analytical evaluation of the statistical interconnect delay caused by input skew (SK) variations. This method can handle arbitrarily distributed SK variations. The process-variation (PV)-induced interconnect delay variation is handled in a quadratic delay model which considers coupling effects. The SK- and PV-induced interconnect delay variations are combined together for crosstalk-aware statistical interconnect delay calculation. The experimental results indicate that the proposed method can predict the interconnect delay impacted by both input skew variation and process variations with average (maximum) absolute mean error 0.25% (0.75%) and standard deviation error 1.31% (3.53%) for different types of coupled wires in a 65nm technology.
Keywords :
crosstalk; delays; interconnections; statistical analysis; wires (electric); PV-induced interconnect delay variation; SK-induced interconnect delay variations; absolute mean error; aggressor inputs; arrival time difference; coupled wires; coupling effects; crosstalk effects; crosstalk-aware statistical interconnect delay calculation; device geometries; gate delay; input-SK variations; input-skew variation; piecewise linear delay-change-curve model; process variations; quadratic delay model; size 65 nm; standard deviation error; timing analysis tools; Couplings; Crosstalk; Delay; Integrated circuit interconnections; SPICE; Switches; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2012 17th Asia and South Pacific
Conference_Location :
Sydney, NSW
ISSN :
2153-6961
Print_ISBN :
978-1-4673-0770-3
Type :
conf
DOI :
10.1109/ASPDAC.2012.6164976
Filename :
6164976
Link To Document :
بازگشت