Title :
Incremental power network analysis using backward random walks
Author :
Boghrati, Baktash ; Sapatnekar, Sachin S.
Author_Institution :
Univ. of Minnesota, Minneapolis, MN, USA
fDate :
Jan. 30 2012-Feb. 2 2012
Abstract :
The process of power network analysis during VLSI chip design is inherently iterative. It is very common for the designer to make many small perturbations to an otherwise complete design, to enhance the design or fix design violations. Considering the size of the modern chips, updating the solution for the changed network can be a computationally intensive task. In this paper we propose an efficient and accurate incremental solver that utilizes the backward random walks to identify the region of influence of the perturbation. The solution of the network is updated for the significantly smaller region only. The proposed algorithm is capable of handling consecutive perturbations without any degradation. The experimental results show speedups of up to 13.7× as compared to a complete solution.
Keywords :
VLSI; perturbation techniques; VLSI chip design; backward random walks; fix design violations; incremental power network analysis; linear equations; perturbations; Accuracy; Benchmark testing; Equations; Games; Mathematical model; Roads; Vectors;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2012 17th Asia and South Pacific
Conference_Location :
Sydney, NSW
Print_ISBN :
978-1-4673-0770-3
DOI :
10.1109/ASPDAC.2012.6164983