Title :
Design of a system-on-a-chip for pattern recognition
Author :
Aberbour, Mourad ; Mehrez, Habib ; Durbin, Francois ; Haussy, Jacques ; Lalande, Pierre ; Tissot, André
Author_Institution :
Paris VI Univ., France
Abstract :
Addresses the design and specification of a heterogeneous HW/SW architecture of a SOC (system-on-a-chip) for pattern recognition. In this design, a RISC processor is used along with specialized optimized coprocessors all articulated around a system bus (PI-bus). Once the algorithms involved are presented, we investigate the hardware/software codesign methodology, relying on the use of a system level simulator and extensive reutilization of arithmetic and signal processing operator library. We then present the system architecture and finally the VLSI physical integration. We conclude by giving results on the performance of the system and its VLSI characteristics
Keywords :
VLSI; application specific integrated circuits; circuit simulation; coprocessors; hardware-software codesign; integrated circuit design; pattern recognition equipment; reduced instruction set computing; PI-bus; RISC processor; SOC; VLSI physical integration; arithmetic operators; hardware/software codesign methodology; heterogeneous HW/SW architecture; optimized coprocessors; pattern recognition; signal processing operators; system bus; system level simulator; system-on-a-chip; Computer architecture; Coprocessors; Design optimization; Pattern recognition; Process design; Reduced instruction set computing; Signal processing algorithms; System buses; System-on-a-chip; Very large scale integration;
Conference_Titel :
Circuits and Systems, 2000. Proceedings of the 43rd IEEE Midwest Symposium on
Conference_Location :
Lansing, MI
Print_ISBN :
0-7803-6475-9
DOI :
10.1109/MWSCAS.2000.951409