Title :
Due window scheduling for IC sort and test with precedence constraints via Lagrangian relaxation
Author :
Chen, Tsung-Rian ; Chen, Cheng-Wu ; Kao, Jen ; Christensen, Stephen ; Scheidtmann, Eric
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Davis, CA, USA
Abstract :
In an integrated circuit (IC) manufacturing environment, a combination of tester, prober, and some hardware facilities (e.g. loadboard and prober card) is needed for water sort while a combination of tester, handler, and some hardware facilities (e.g. loadboard and interface board) is needed for final test. To schedule both sorting and testing at the same time, the resource constraints on testers, probers, handlers and hardware have to be dealt with. Also, a product on a test floor may need to be processed through a number of stages in a specific order. Often each product is given a due window, an interval in time rather than a point in time. Any product completed after its latest due date is considered tardy and before its earliest due date will incur a holding cost. An IC test floor scenario is modeled as an integer programming formulation. The objective is to minimize both earliness and tardiness subject to resource constraints, precedence constraints, and processing time requirements. It is then solved by the Lagrangian relaxation approach, which relaxes the resource constrains and precedence constraints. An important advantage of this approach is that it provides a lower bound on the cost, which can be used to measure the suboptimality of feasible schedules.
Keywords :
integer programming; integrated circuit testing; production testing; relaxation theory; IC sort; Lagrangian relaxation; due window; earliness; final test; hardware facilities; integer programming formulation; lower bound; prober; resource constraints; suboptimality; tardiness; test floor scenario; tester; water sort; Circuit testing; Costs; Floors; Hardware; Integrated circuit manufacture; Integrated circuit modeling; Integrated circuit testing; Job shop scheduling; Lagrangian functions; Time factors;
Conference_Titel :
Semiconductor Manufacturing Science Symposium, 1993. ISMSS 1993., IEEE/SEMI International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-1212-0
DOI :
10.1109/ISMSS.1993.263689