Title :
The impact of hot carriers on timing in large circuits
Author :
Fang, Jianxin ; Sapatnekar, Sachin S.
Author_Institution :
Dept. of ECE, Univ. of Minnesota, Minneapolis, MN, USA
fDate :
Jan. 30 2012-Feb. 2 2012
Abstract :
This paper focuses on hot carrier (HC) effects in large scale digital circuits and proposes a scalable method for analyzing circuit-level delay degradations. At the transistor level, a multi-mode energy-driven model for nanometer technologies is employed. At the logic cell level, a methodology that captures the aging of a device as a sum of device age gains per signal transition is described, and the age gain is characterized using SPICE simulation. At the circuit level, the cell-level characterizations are used in conjunction with probabilistic methods to perform fast degradation analysis. The proposed analysis method is validated by Monte Carlo simulation on various benchmark circuits, and is proved to be accurate, efficient and scalable.
Keywords :
Monte Carlo methods; ageing; digital circuits; hot carriers; probability; timing; HC effects; Monte Carlo simulation; SPICE simulation; benchmark circuits; cell-level characterizations; circuit-level delay degradations; degradation analysis; device age gains; hot carrier impact; large-scale digital circuits; logic cell level; multimode energy-driven model; nanometer technologies; probabilistic methods; signal transition; transistor level; Aging; Degradation; Delay; Equations; Integrated circuit modeling; Mathematical model; Transistors;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2012 17th Asia and South Pacific
Conference_Location :
Sydney, NSW
Print_ISBN :
978-1-4673-0770-3
DOI :
10.1109/ASPDAC.2012.6165025