DocumentCode :
3501167
Title :
Sensing margin analysis of MLC flash memories using a novel unified statistical model
Author :
Kim, Young-Gu ; Lee, Sang-Hoon ; Kim, Dae-Han ; Im, Jae-Woo ; Doh, Ji-Seong ; Yu, Sung-Eun ; Kim, Dae-Wook ; Park, Young-Kwan ; Kong, Jeong-Taek
Author_Institution :
Semicond. R&D Center, Samsung Electron. Co. Ltd., Kyunggi-Do
fYear :
2006
fDate :
27-29 March 2006
Lastpage :
189
Abstract :
A multilevel level cell (MLC) technique for flash memories reduces the bit cost and enhances the memory density. However, it is difficult to get a required sensing margin for MLC due to the need for the tight threshold voltage control. We present a unified statistical model which can account for inter-and intra-die variations. The proposed model is implemented into SPICE to predict the distribution of performance. The sensing margin is found to increase by about 30% with optimization of sensitive transistors in the sense amplifier and high voltage regulator. The statistical optimization methodology is essential to achieve an optimal sensing margin and it is widely used for other products such as DRAM, SRAM, DDI and CIS
Keywords :
flash memories; integrated circuit modelling; logic design; statistical analysis; MLC flash memories; high voltage regulator; inter-die variation; intra-die variation; multilevel level cell; sense amplifier; sensing margin analysis; statistical optimization; threshold voltage control; unified statistical model; Computational Intelligence Society; Costs; Flash memory; Optimization methods; Predictive models; Random access memory; Regulators; SPICE; Threshold voltage; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2006. ISQED '06. 7th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2523-7
Type :
conf
DOI :
10.1109/ISQED.2006.113
Filename :
1613134
Link To Document :
بازگشت