DocumentCode :
3501175
Title :
BTI-aware design using variable latency units
Author :
Gupta, Saket ; Sapatnekar, Sachin S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Minnesota, Minneapolis, MN, USA
fYear :
2012
fDate :
Jan. 30 2012-Feb. 2 2012
Firstpage :
775
Lastpage :
780
Abstract :
Circuit degradation due to bias temperature instability (BTI) can lead to timing failures in digital circuits. We develop variable latency unit (VLU) based BTI-aware designs, with a novel scheme for multioutput hold logic implementation for VLUs. A key observation is the identification and exploitation of specific supersetting patterns in the two-dimensional space of frequency and aging of the circuit. The multioutput hold logic scheme is used in conjunction with an adaptive body bias framework to achieve high performance, allowing the design to be easily incorporated in traditional synthesis flows. As compared to conventional combinational BTI-resilience scheme, our design achieves an area reduction of 9.2%, with a significant throughput enhancement of 30.0%.
Keywords :
combinational circuits; failure analysis; logic design; VLU-based BTI-aware designs; adaptive body bias framework; area reduction; bias temperature instability; circuit aging; circuit degradation; circuit frequency; combinational BTI-resilience scheme; digital circuits; multioutput hold logic implementation; specific supersetting patterns; synthesis flows; throughput enhancement; timing failures; two-dimensional space; variable-latency units; Aging; Clocks; Degradation; Delay; Integrated circuit modeling; Logic gates; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2012 17th Asia and South Pacific
Conference_Location :
Sydney, NSW
ISSN :
2153-6961
Print_ISBN :
978-1-4673-0770-3
Type :
conf
DOI :
10.1109/ASPDAC.2012.6165059
Filename :
6165059
Link To Document :
بازگشت