DocumentCode :
3501258
Title :
Minimizing FPGA reconfiguration data at logic level
Author :
Raghuraman, Krishna ; Wang, Haibo ; Tragoudas, Spyros
Author_Institution :
Southern Illinois Univ., Carbondale, IL
fYear :
2006
fDate :
27-29 March 2006
Lastpage :
224
Abstract :
A framework that relates the size of FPGA reconfiguration data to the number of minterms of a specially constructed function is presented. Three techniques, variable mapping optimization, circuit don´t-care modification, and look-up table input permutation, are developed to minimize minterms of the special function. The method to integrate the proposed techniques into FPGA design automation flow is discussed and experimental results are presented
Keywords :
field programmable gate arrays; logic design; table lookup; FPGA reconfiguration data; design automation; don´t-care modification; input permutation; look-up table; variable mapping optimization; Circuits; Cost function; Design automation; Field programmable gate arrays; Hardware; Partitioning algorithms; Reconfigurable logic; Routing; Scheduling; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2006. ISQED '06. 7th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2523-7
Type :
conf
DOI :
10.1109/ISQED.2006.87
Filename :
1613139
Link To Document :
بازگشت