Title :
Formal verification of pipelined microprocessors with delayed branches
Author :
Velev, Miroslav N.
Abstract :
Presented is an approach for formal verification of pipelined microprocessors with delayed branches, i.e., branch instructions whose immediately following instruction is always executed regardless of whether the branch is taken. Delayed branches are used in the instruction sets of the MIPS, SPARC, and PA-RISC architectures. Because of their sequential semantics that spans several consecutive instruction slots, delayed branches complicate the checking of safety and liveness for pipelined designs. The presented approach is highly automatic compared to previous methods for formal verification of pipelined processors with delayed branches
Keywords :
formal verification; logic design; microprocessor chips; pipeline processing; reduced instruction set computing; MIPS; PARISC; SPARC; branch instructions; delayed branches; formal verification; instruction sets; pipelined microprocessors; sequential semantics; Computer aided instruction; Delay; Formal verification; Instruction sets; Logic; Microprocessors; Pipelines; Safety; Signal processing;
Conference_Titel :
Quality Electronic Design, 2006. ISQED '06. 7th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2523-7
DOI :
10.1109/ISQED.2006.68