DocumentCode :
3501492
Title :
Power-aware test pattern generation for improved concurrency at the core level
Author :
Abdulrahman, Arkan ; Tragoudas, Spyros
Author_Institution :
Dept. of Electr. & Comput. Eng., Southern Illinois Univ., Carbondale, IL
fYear :
2006
fDate :
27-29 March 2006
Lastpage :
305
Abstract :
A functional automatic test pattern generation (ATPG) for embedded core testing is presented that meets power constraints requirements and time to market consideration. Quick turnaround time for the ATPG is obtained by utilizing compact sets of test vectors. Use of test functions for the embedded cores control the switching activity so that the generated test vectors meet constraints on power dissipation. Concurrency is guaranteed with the use of test functions (as opposed to patterns) and appropriate I/O pin TAM allocations during a compact ATPG process that benefit from pre-existing test vectors. Low power dissipation is also facilitated by test functions and is driven by a metric that requires that a very small portion of each core net-list is available
Keywords :
automatic test pattern generation; embedded systems; integrated circuit testing; low-power electronics; TAM allocations; automatic test pattern generation; embedded core testing; power constraints; power dissipation; power-aware test pattern generation; switching activity; test functions; time to market; turnaround time; Automatic test pattern generation; Automatic testing; Circuit testing; Concurrent computing; Electronic equipment testing; Partitioning algorithms; Pins; Power dissipation; Test pattern generators; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2006. ISQED '06. 7th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2523-7
Type :
conf
DOI :
10.1109/ISQED.2006.104
Filename :
1613153
Link To Document :
بازگشت