DocumentCode :
3501645
Title :
The important challenge to optimize the double patterning process toward 22nm node and beyond
Author :
Yaegashi, Hidetami
Author_Institution :
Leading-edge Process Dev. Center, Tokyo Electron Ltd., Nirasaki, Japan
fYear :
2011
fDate :
25-27 April 2011
Firstpage :
1
Lastpage :
3
Abstract :
Historically, lithographic scaling has been driven by both improvements in wavelength and numerical aperture. In the semiconductor industry, the transition to 1.35NA immersion lithography has recently been completed, and the focus is now on double patterning techniques (DPT) as a means to circumvent the limitations of Rayleigh´s definition. Actually, self-aligned spacer double patterning (SADP) has already been employed in high volume manufacturing of NAND flash memory devices. This paper introduces demonstration results focused on the extendibility of double patterning techniques for various device layouts.
Keywords :
NAND circuits; flash memories; immersion lithography; integrated circuit layout; semiconductor industry; NAND flash memory device; Rayleigh definition; device layout; double patterning process; double patterning technique; high volume manufacturing; immersion lithography; lithographic scaling; numerical aperture; self-aligned spacer double patterning; semiconductor industry; size 22 nm; wavelength; Etching; Films; Layout; Lithography; Process control; Random access memory; Resists; RDR; SADP; double patterning; hole shrink; restricted design rule; spacer DP;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems and Applications (VLSI-TSA), 2011 International Symposium on
Conference_Location :
Hsinchu
ISSN :
1524-766X
Print_ISBN :
978-1-4244-8493-5
Type :
conf
DOI :
10.1109/VTSA.2011.5872263
Filename :
5872263
Link To Document :
بازگشت