Title :
Effect of junction engineering for 38nm BE-SONOS charge-trapping
Author :
Chang, Kuo-Pin ; Lue, Hang-Ting ; Hsiao, Yi-Hsuan ; Hsieh, Kuang-Yeu ; Lu, Chih-Yuan
Author_Institution :
Emerging Central Lab., Macronix Int. Co., Ltd., Hsinchu, Taiwan
Abstract :
As NAND Flash device scales down, the source/drain junction engineering becomes a key factor for improving the short-channel effect, self-boosting program inhibit window, and cell reliability. In this work, the impact of trap-layer above junction (cut-ONO or non-cut ONO), Source/Drain Si recess, and junction doping are studied extensively for the 38nm half-pitch BE-SONOS charge-trapping NAND Flash devices. Our results suggest that a non-cut ONO with junction-free device shows the best memory window and small endurance degradation.
Keywords :
NAND circuits; flash memories; integrated circuit reliability; BE-SONOS charge-trapping NAND flash device; cell reliability; junction doping; memory window; self-boosting program inhibit window; short-channel effect; size 38 nm; source/drain junction engineering; trap-layer;
Conference_Titel :
VLSI Technology, Systems and Applications (VLSI-TSA), 2011 International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-8493-5
DOI :
10.1109/VTSA.2011.5872267