Title :
Dummy-gate structure to improve ESD robustness in a fully-salicided 130-nm CMOS technology without using extra salicide-blocking mask
Author :
Hsu, Hsin-Chyh ; Ker, Ming-Dou
Author_Institution :
Inst. of Electron., Nat. Chiao-Tung Univ., Hsin Chu
Abstract :
NMOS with dummy-gate structure is proposed to significantly improve electrostatic discharge (ESD) robustness in a fully-salicided CMOS technology. By using this structure, ESD current is discharged far away from the salicided surface channel of NMOS, therefore the NMOS can sustain a much higher ESD level. The HBM (MM) ESD robustness of the NMOS with dummy-gate structure (W/L = 480 mum/0.18 mum) has been successfully improved from 0.5 kV (125 V) to 1.5 kV (325 V) in a 130-nm fully-salicided CMOS process. Under the same layout area of the gate-grounded NMOS (ggNMOS), HBM (MM) ESD level can be improved over 300% (260%) by the proposed dummy-gate structure. The proposed dummy-gate structure is fully processed compatible to general salicided CMOS processes without additional mask, which is very cost-efficient for application in the IC products
Keywords :
MOSFET; electrostatic discharge; 0.5 kV; 1.5 kV; 125 V; 130 nm; 325 V; CMOS technology; ESD robustness; dummy-gate structure; electrostatic discharge; gate-grounded NMOS; human body model; integrated circuit products; machine model; salicide-blocking mask; salicided surface channel; CMOS integrated circuits; CMOS process; CMOS technology; Current measurement; Electrostatic discharge; Integrated circuit modeling; MOS devices; MOSFET circuits; Robustness; Stress;
Conference_Titel :
Quality Electronic Design, 2006. ISQED '06. 7th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2523-7
DOI :
10.1109/ISQED.2006.54