DocumentCode :
3502841
Title :
Effects of copper plating thickness of Ni/Fe alloy leadframe on the thermal performance of Small Outline Transistor (SOT) packages
Author :
Weiqiang Li ; Haibin Chen ; Jiale Han ; Ke Xue ; Fei Wong ; Shiu, Ivan ; Guangxu Cheng ; Jingshen Wu
Author_Institution :
Dept. of Mech. Eng., Hong Kong Univ. of Sci. & Technol., Kowloon, China
fYear :
2012
fDate :
13-16 Aug. 2012
Firstpage :
385
Lastpage :
388
Abstract :
Small Outline Transistor (SOT) packages, due to their low cost and low profile, are widely used in consumer electronics. Ni/Fe alloy (A42) is the most widely used leadframe material of SOT packages because of its low cost, good formability and CTE (coefficient of thermal expansion) match with silicon die. The very small size of SOT packages allow a higher package density on a board, but the small size and close proximity of SOT packages make thermal management difficult. The low thermal conductivity of A42, which is less than one tenth of that of copper, makes the thermal conduction even more difficult. Thus, the method of copper plating on A42 leadframe is used to enhance thermal conductivity of SOT packages while keeping their low cost and good CTE match between leadframe and silicon die. In this paper, the junction temperature Tj, the junction-to-ambient thermal resistance θj-a and the junction-to-solder joint thermal resistance θj-sp were used to evaluate the heat dissipating ability of the package. The Finite Element Method was applied to study the influence of copper plating thickness on the thermal performance of a SOT package. Results show that with a thin layer of copper plating, the thermal resistance of the package can be greatly decreased. A thermal resistance circuit model and the corresponding thermal resistance expression on function of the copper plating thickness were then proposed to quantify the influence of copper plating thickness. The proposed expression, which follows a hyperbolic form, can well predict thermal resistance of the model.
Keywords :
consumer electronics; cooling; finite element analysis; heat conduction; iron alloys; nickel alloys; semiconductor device packaging; thermal conductivity; thermal expansion; thermal resistance; transistors; A42 leadframe; A42 low thermal conductivity; CTE; Ni-Fe; SOT packages; alloy leadframe materials; coefficient of thermal expansion; consumer electronics; copper plating method; copper plating thickness; copper plating thickness effect; finite element method; heat dissipation; hyperbolic form; junction-to-ambient thermal resistance; junction-to-solder joint thermal resistance; silicon die; small outline transistor packages; thermal conduction; thermal management; thermal performance; thermal resistance circuit model; thermal resistance expression; Copper; Integrated circuit modeling; Iron; Lead; Nickel; Silicon; Unified modeling language;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology and High Density Packaging (ICEPT-HDP), 2012 13th International Conference on
Conference_Location :
Guilin
Print_ISBN :
978-1-4673-1682-8
Electronic_ISBN :
978-1-4673-1680-4
Type :
conf
DOI :
10.1109/ICEPT-HDP.2012.6474640
Filename :
6474640
Link To Document :
بازگشت