Title :
Modified carry skip adder for reducing first block delay
Author :
Cha, Min ; Swartzlander, Earl E., Jr.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
Abstract :
The carry skip adder has low complexity and moderate delays. Within each block, ripple carry is used to produce the sum bits and a carry. When the carry of the first block is generated, skipping produces the next carry with two gate delays per block. The second block cannot pass carry signals until the block generates the first carry. A modified carry skip adder has been designed for reducing the first block delays. Carry lookahead logic is used for the first carry computation. Although the modified carry skip adder uses a few extra gates because of the CIA logic, it provides better speed than the conventional carry skip adder. It certainly works well with fixed-size blocks
Keywords :
adders; carry logic; delays; block delay; carry lookahead logic; carry skip adder; Added delay; Adders; Arithmetic; Circuits; Computer architecture; Delay lines; Frequency; Logic; Propagation delay; Signal generators;
Conference_Titel :
Circuits and Systems, 2000. Proceedings of the 43rd IEEE Midwest Symposium on
Conference_Location :
Lansing, MI
Print_ISBN :
0-7803-6475-9
DOI :
10.1109/MWSCAS.2000.951657