Title :
An emerging adaptive architecture and compilation techniques
Author_Institution :
Electr. & Comput. Eng., Gannon Univ., Erie, PA, USA
Abstract :
An emerging adaptive front-end microprocessor architecture with associated compilation techniques for adaptive processor systems is introduced. The adaptive front-end architecture is capable of dealing with heterogeneous instruction sets for the integrated back-end microprocessor(s). The adaptive compilation techniques compile software codes of the back-end processor(s) and produce compatible and ciphered codes for the adaptive processor to enhance energy consumption, software security, performance, and underlying hardware resource utilization. The proposed adaptive processor scheme achieves 11% of branch elimination, 64% of instruction cache power conservation, and 29% of instruction packing without instruction memory overhead with the Michigan Benchmark (MiBench) for ARM 32-bit ISA.
Keywords :
Adaptive systems; Algorithms; Cache memory; Decoding; Hardware; Microprocessors; Software;
Conference_Titel :
Adaptive Hardware and Systems (AHS), 2010 NASA/ESA Conference on
Conference_Location :
Anaheim, CA, USA
Print_ISBN :
978-1-4244-5887-5
Electronic_ISBN :
978-1-4244-5888-2
DOI :
10.1109/AHS.2010.5546268