DocumentCode :
3504326
Title :
Performance and area efficient transpose memory architecture for high throughput adaptive signal processing systems
Author :
El-Hadedy, Mohamed ; Purohit, Sohan ; Margala, Martin ; Knapskog, Svein J.
Author_Institution :
Norwegian Nat. Tech. Univ., Trondheim, Norway
fYear :
2010
fDate :
15-18 June 2010
Firstpage :
113
Lastpage :
120
Abstract :
This paper presents the design and analysis of a power and area efficient transpose memory structure for use in adaptive signal processing systems. The proposed architecture achieves significant improvements in system throughput over competing designs. We demonstrate the throughput performance of the proposed memory on FPGA as well as ASIC implementations. The memory was employed in a watermarking architecture previously proposed. The new memory design allows for 2X speed up in performance for the watermarking algorithm and up to 10X speedup for 2D DCT and IDCT algorithms compared to previously published work, while consuming significantly lower power and area.
Keywords :
Arrays; Discrete cosine transforms; Registers; Signal processing; Signal processing algorithms; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Adaptive Hardware and Systems (AHS), 2010 NASA/ESA Conference on
Conference_Location :
Anaheim, CA, USA
Print_ISBN :
978-1-4244-5887-5
Electronic_ISBN :
978-1-4244-5888-2
Type :
conf
DOI :
10.1109/AHS.2010.5546272
Filename :
5546272
Link To Document :
بازگشت