DocumentCode :
35060
Title :
An Interleaved Full Nyquist High-Speed DAC Technique
Author :
Olieman, Erik ; Annema, Anne-Johan ; Nauta, Bram
Author_Institution :
Fac. of Electr. Eng., Math. & Comput. Sci., Univ. of Twente, Enschede, Netherlands
Volume :
50
Issue :
3
fYear :
2015
fDate :
Mar-15
Firstpage :
704
Lastpage :
713
Abstract :
A 9 bit 11 GS/s DAC is presented that achieves an SFDR of more than 50 dB across Nyquist and IM3 below -50 dBc across Nyquist. The DAC uses a two-times interleaved architecture to suppress spurs that typically limit DAC performance. Despite requiring two current-steering DACs for the interleaved architecture, the relative low demands on performance of these sub-DACs imply that they can be implemented in an area and power efficient way. Together with a quad-switching architecture to decrease demands on the power supply and bias generation and employing the multiplexer switches in triode, the total core area is only 0.04 mm 2 while consuming 110 mW from a single 1.0 V supply.
Keywords :
Nyquist criterion; digital-analogue conversion; bias generation; current-steering; digital-to-analog converters; interleaved full Nyquist high-speed DAC technique; multiplexer switches; power 110 mW; power supply; quad-switching architecture; triode; two-times interleaved architecture; voltage 1.0 V; word length 9 bit; Computer architecture; Linearity; Loading; Multiplexing; Power supplies; Switches; Timing; CMOS; current-steering; digital-to-analog converter (DAC); full Nyquist; high speed; quad-switching; time-interleaving (TI);
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2014.2387946
Filename :
7019002
Link To Document :
بازگشت