DocumentCode :
3506667
Title :
Invited Paper: Enhanced Architectures, Design Methodologies and CAD Tools for Dynamic Reconfiguration of Xilinx FPGAs
Author :
Lysaght, Patrick ; Blodget, Brandon ; Mason, Jeff ; Young, Jay ; Bridgford, Brendan
Author_Institution :
Xilinx Res. Labs., San Jose, CA
fYear :
2006
fDate :
28-30 Aug. 2006
Firstpage :
1
Lastpage :
6
Abstract :
The paper describes architectural enhancements to Xilinx FPGAs that provide better support for the creation of dynamically reconfigurable designs. These are augmented by a new design methodology that uses pre-routed IP cores for communication between static and dynamic modules and permits static designs to route through regions otherwise reserved for dynamic modules. A new CAD tool flow to automate the methodology is also presented. The new tools initially target the Virtex-II, Virtex-II Pro and Virtex-4 families and are derived from Xilinx´s commercial CAD tools
Keywords :
circuit CAD; field programmable gate arrays; industrial property; reconfigurable architectures; CAD tools; Virtex family; Xilinx FPGA design; dynamic reconfiguration; field programmable gate array; pre-routed IP cores; Cost function; Design automation; Design methodology; Energy consumption; Field programmable gate arrays; Hardware; Logic devices; Reconfigurable logic; Special issues and sections; Terminology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
Type :
conf
DOI :
10.1109/FPL.2006.311188
Filename :
4100950
Link To Document :
بازگشت