Title :
Modular construction of model partitioning processes for parallel logic simulation
Author :
Ering, Klaush ; Rünger, Gudular ; Rautmann, Svent
Author_Institution :
Fakultat fur Inf., Tech. Univ. Chemnitz, Germany
Abstract :
Logic simulation of a complex processor model in VLSI design is very time consuming. One possibility to increase the simulation speed is to partition the processor model and assign the resulting parts to simulator instances that cooperate over a loosely-coupled system. For corresponding model partitioning processes, we have developed a distributed framework parallelMAP implementing a hierarchical partitioning strategy. It is intended to be used as production environment in VLSI design as well as an experimental test bed for algorithm development. In this paper we describe the possibilities parallelMAP offers for the modular construction of partitioning processes starting from a set of basic sequential and parallel modules. Experimental experiences are given with respect to IBM processor models comprising from 1.5*105 to 2.5*106 elements at gate level
Keywords :
logic CAD; logic partitioning; parallel algorithms; VLSI design; hierarchical partitioning; logic simulation; model partitioning; parallel logic simulation; parallelMAP; Boolean functions; Circuit simulation; Data structures; Hardware; Iterative algorithms; Logic design; Modular construction; Partitioning algorithms; Production; Very large scale integration;
Conference_Titel :
Parallel Processing Workshops, 2001. International Conference on
Conference_Location :
Valencia
Print_ISBN :
0-7695-1260-7
DOI :
10.1109/ICPPW.2001.951858