DocumentCode :
3506786
Title :
Architecture Exploration and Tools for Pipelined Coarse-Grained Reconfigurable Arrays
Author :
Stock, Florian ; Koch, Andreas
Author_Institution :
Dept. for Integrated Circuit Design, Braunschweig Tech. Univ.
fYear :
2006
fDate :
28-30 Aug. 2006
Firstpage :
1
Lastpage :
6
Abstract :
The paper presents a heavily parametrized tool suite that allows the modeling and exploration of heterogeneous, coarse-grained, heavily pipelined reconfigurable architectures. Our tools perform a simultaneous mapping and pipelining-aware placement, which is then followed by a congestion-avoiding router. Initial experiments show that this flow can succeed in implementing applications with smaller track count and reduced connectivity than existing commercial tools, suggesting changes to the original array architecture. The placer can reduce pipeline latency mismatches on converging paths, simplifying the problem for a pipelining-aware routing step
Keywords :
electronic engineering computing; network routing; programmable logic arrays; reconfigurable architectures; architecture exploration; congestion avoiding router; heterogeneous reconfigurable architecture; parametrized tool suite; pipelined coarse-grained reconfigurable arrays; pipelining aware placement; Computer architecture; Delay; Fabrics; Integrated circuit modeling; Integrated circuit synthesis; Reconfigurable architectures; Switches; Target tracking; Throughput; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
Type :
conf
DOI :
10.1109/FPL.2006.311194
Filename :
4100956
Link To Document :
بازگشت