Title :
Modular Partitioning for Incremental Compilation
Author :
Dehkordi, Mehrdad Eslami ; Brown, Stephen D. ; Borer, Terry
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont.
Abstract :
This paper presents an automated partitioning strategy to divide a design into a set of partitions based on design hierarchy information. While the primary objective is to use these partitions in an incremental design flow for compile time reduction, the performance of the partitioned design should not be degraded after partitioning. Experimental results using the incremental design feature of Altera´s Quartus tool show that our algorithm can generate partitioning solutions comparable with a set of manually partitioned industrial circuits and results in more than 50% compile time reduction
Keywords :
electronic design automation; logic partitioning; Altera; Quartus tool; automated partitioning; compile time reduction; design hierarchy information; incremental compilation; industrial circuits; modular partitioning; Algorithm design and analysis; Art; Circuit synthesis; Coupling circuits; Degradation; Design automation; Partitioning algorithms; Process design; Routing; Timing;
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
DOI :
10.1109/FPL.2006.311202