DocumentCode :
3507236
Title :
Some results in automatic functional test design for VLSI circuits
Author :
Hudec, Ján
Author_Institution :
Inst. of Comput. Syst. & Comput. Networks, Slovak Univ. of Technol., Bratislava, Slovakia
fYear :
2010
fDate :
21-24 June 2010
Firstpage :
635
Lastpage :
638
Abstract :
This paper deals with the design and implementation of a universal functional test generator for VLSI circuits. Our approach to test generation - the functional test generation method - is based on knowledges and functional description of VLSI systems at functional VHDL level and the algorithm for automatic generation of test (normal executable test sequence of instructions) and arrangement, is used in very flexible and effective tool - functional test generation software system. Also a short methodology overview for the test synthesis of VLSI and ASIC circuits using an automated process of the VHDL synthesis simultaneously with Automatic Functional Test Generator (AFTG) is presented. The determination of the test efficiency of instructions mixes is discussed.
Keywords :
VLSI; application specific integrated circuits; automatic test software; formal verification; hardware description languages; integrated circuit design; ASIC circuits; VLSI circuits; automatic functional test generator; functional VHDL level; functional test generation software system; test synthesis; VHDL synthesis; VLSI functional test generation; test synthesis; verification;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Technology Interfaces (ITI), 2010 32nd International Conference on
Conference_Location :
Cavtat/Dubrovnik
ISSN :
1330-1012
Print_ISBN :
978-1-4244-5732-8
Type :
conf
Filename :
5546458
Link To Document :
بازگشت