DocumentCode :
3507734
Title :
Data Reuse Exploration for FPGA Based Platforms Applied to the Full Search Motion Estimation Algorithm
Author :
Liu, Qiang ; Masselos, Konstantinos ; Constantinides, George A.
Author_Institution :
Imperial Coll. London, London
fYear :
2006
fDate :
28-30 Aug. 2006
Firstpage :
1
Lastpage :
6
Abstract :
Compilation of high level descriptions to field programmable gate array hardware forms a promising option for the efficient mapping of computationally intensive applications under tight development time constraints. In this paper data reuse exploration on top of an existing hardware compilation environment is discussed. The full search motion estimation algorithm for video processing is used as a test vehicle. The systematic approach adopted for the exploration of the data reuse space is described. Experimental results prove that the exploitation of data reuse may lead to more than 80% reduction of the execution time and up to 95% reduction of the off-chip memory accesses.
Keywords :
data handling; field programmable gate arrays; hardware description languages; motion estimation; program compilers; search problems; video signal processing; FPGA; data reuse exploration; field programmable gate array; hardware compilation environment; search motion estimation algorithm; video processing; Field programmable gate arrays; Hardware; Kernel; Logic programming; Motion estimation; Read-write memory; Registers; Testing; Vehicles; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
Type :
conf
DOI :
10.1109/FPL.2006.311242
Filename :
4101004
Link To Document :
بازگشت