DocumentCode :
3507839
Title :
FPGA Design Considerations in the Implementation of a Fixed-Throughput Sphere Decoder for MIMO Systems
Author :
Barbero, Luis G. ; Thompson, John S.
Author_Institution :
Inst. for Digital Commun., Edinburgh Univ.
fYear :
2006
fDate :
28-30 Aug. 2006
Firstpage :
1
Lastpage :
6
Abstract :
A field-programmable gate array (FPGA) implementation of a new detection algorithm for uncoded multiple input-multiple output (MIMO) systems based on the complex version of the sphere decoder (SD) is presented in this paper. It achieves quasi-maximum likelihood (ML) performance in systems where a hardware implementation of the maximum likelihood detector (MLD) is unfeasible due to its high complexity. It achieves this with a highly parallel and fully pipelined architecture. In addition, different design modifications are proposed and implemented to reduce the resource use and/or increase the throughput of the algorithm
Keywords :
MIMO systems; field programmable gate arrays; logic design; maximum likelihood decoding; maximum likelihood detection; pipeline processing; MIMO systems; detection algorithm; field programmable gate array; maximum likelihood detector; multiple input-multiple output systems; parallel architecture; pipelined architecture; quasi-maximum likelihood performance; sphere decoder; Algorithm design and analysis; Detectors; Field programmable gate arrays; MIMO; Matrix decomposition; Maximum likelihood decoding; Maximum likelihood detection; Prototypes; Quadrature amplitude modulation; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
Type :
conf
DOI :
10.1109/FPL.2006.311247
Filename :
4101009
Link To Document :
بازگشت