DocumentCode :
3508438
Title :
Characterizing capacity achieving write once memory codes for multilevel flash memories
Author :
Gabrys, Ryan ; Dolecek, Lara
Author_Institution :
Electr. Eng. Dept., Univ. of California, Los Angeles, CA, USA
fYear :
2011
fDate :
July 31 2011-Aug. 5 2011
Firstpage :
2517
Lastpage :
2521
Abstract :
This work investigates the structure of capacity achieving write once memory codes with particular attention to the case where each cell of the flash memory device is capable of representing more than one bit. These results are used to characterize the rates achieved across generations for capacity achieving codes as well to construct a high rate ternary two write code. Additionally, the problem of maximizing the sum rate for two writes given that both writes encode at the same rate is considered.
Keywords :
flash memories; ternary codes; capacity achieving codes; high rate ternary two write code; multilevel flash memories; sum rate; write once memory codes; Ash; Capacity planning; Decoding; Encoding; Flash memory; Mathematical model; Probability distribution;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Theory Proceedings (ISIT), 2011 IEEE International Symposium on
Conference_Location :
St. Petersburg
ISSN :
2157-8095
Print_ISBN :
978-1-4577-0596-0
Electronic_ISBN :
2157-8095
Type :
conf
DOI :
10.1109/ISIT.2011.6034021
Filename :
6034021
Link To Document :
بازگشت