DocumentCode :
3508457
Title :
A Scalable Network ASIP Enabling Flow Awareness in Ethernet Access
Author :
Van Renterghem, K. ; Verhulst, D. ; Verschuere, S. ; Demuytere, P. ; Vandewege, J. ; Qiu, Xing-Zhi
Author_Institution :
Dept. of Inf. Technol., Ghent Univ.
fYear :
2006
fDate :
28-30 Aug. 2006
Firstpage :
1
Lastpage :
4
Abstract :
In this paper we research an FPGA based application specific instruction set processor (ASIP) tailored to the needs of a flow aware Ethernet access node. The processor has an architecture optimized to handle flow processing tasks such as parsing, classification and packet manipulation. The VLIW instruction set allows for high degree of parallelism among the functional units inside the ASIP and has dedicated instructions to accelerate typical packet processing tasks. This way, a single processor is capable of handling the complete throughput of a gigabit Ethernet link. To reach the target of a 10 Gbit/s Ethernet access node several processors operate in parallel in a multicore environment. Apart from scalability, programmability is also an important feature. Therefore, the processor is developed using a retargetable tool suite, creating the hardware and an optimized C compiler out of a single processor description
Keywords :
application specific integrated circuits; instruction sets; local area networks; Ethernet access; FPGA based; VLIW; application specific instruction set processor; enabling flow awareness; handle flow processing; retargetable tool suite; scalable network ASIP; single processor; Acceleration; Application specific processors; Ethernet networks; Field programmable gate arrays; Hardware; Multicore processing; Optimizing compilers; Scalability; Throughput; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
Type :
conf
DOI :
10.1109/FPL.2006.311282
Filename :
4101044
Link To Document :
بازگشت