Title :
Pre-Synthesis Area Estimation of Reconfigurable Streaming Accelerators
Author :
Mondal, Somsubhra ; Memik, Seda Ogrenci ; Bellas, Nikolaos
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Northwestern Univ., Evanston, IL
Abstract :
One of the major challenges in automated synthesis of reconfigurable accelerators is to create efficient designs that conform to the resource capacity of the target device. This work concerns estimation of the hardware cost before actually attempting the synthesis of streaming accelerators on reconfigurable platforms. Specifically, our proposed framework tackles the problem of presynthesis estimation of data queuing cost, while incorporating the potential impact of resource constraints on the final implementation. We present a probabilistic push-and-pull approach for register queue size estimation of a streaming data flow graph. We evaluated our techniques using an industrial tool/low. For the register queue sizes our estimations are within the range of -14.4% to 12.4% on an average, for various resource constraints on a set of multimedia applications
Keywords :
data flow graphs; high level synthesis; logic design; reconfigurable architectures; shift registers; automated synthesis; data queuing cost; pre-synthesis area estimation; probabilistic push-and-pull approach; reconfigurable platforms; reconfigurable streaming accelerators; register queue size estimation; resource capacity; resource constraints; streaming data flow graph; Acceleration; Costs; Flow graphs; Hardware; Processor scheduling; Reconfigurable logic; Registers; Space exploration; Streaming media; Throughput;
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
DOI :
10.1109/FPL.2006.311320